The Journal of Korean Institute of Communications and Information Sciences (한국통신학회논문지)
- Volume 26 Issue 11A
- /
- Pages.1812-1819
- /
- 2001
- /
- 1226-4717(pISSN)
- /
- 2287-3880(eISSN)
Investigation on the Nonideality of 12-Bit Sigma-Delta Modulator with a Signal Bandwidth of 1 MHz
1MHz 신호 대역폭출 갖는 12-비트 Sigma-Delta 변조기의 비이상성에 대한 조사
Abstract
In this paper, it investigated the permitted limit of the analog nonideality for the SOSOC Σ-Δ modulator design which is satisfied with 1 [MHz] signal bandwidth and 12-bit resolution in the OSR=25. Firstly, it get the SOSOC Σ-Δ modulator model and gain coefficient which is suitable in low voltage for the Σ-Δ modulator design which is satisfied with the specification in the supply voltage 3.3 [Vl. And it provided the performance prediction of the Σ-Δ modulator and the permitted limit of the nonideality by adding the performance degradation facts of the Σ-Δ modulator such as the finite gain of the amplifier, the SR, the closed-loop pole, the switch ON resistance and the capacitor mismatch to the ideal Σ-Δ modulator model. When designed the Σ-Δ modulator which is satisfied with the specification by the base above, it will be able to predict the performance of the Σ-Δ modulator and the guide for the specification of the circuit which composes the Σ-Δ modulator.
본 논문에서는 OSR=25에서 1 [MHz] 신호 대역폭, 12-비트 해상도를 만족하는 SOSOC
Keywords