References
- IBM Journal of Research and Development v.10 Diagnosis of Automata Failures: A Calculus and a Method J.P.Roth
- IEEE Trans. on Computer v.C-30 An Implicit Enumeration Algorithm to Generate Tests for Combinational Logic Circuits P.Goel
- IEEE Trans. on Computer v.C-32 On the Acceleration of Test Generation Algorithms H.Fujiwara;T.Shimono
- IEEE Trans. on CAD SOCRATES: A Highly Efficient Automatic Test Pattern Generatio System M.Schultz;E.Trischler;T.Sarfert
- IEICE Trans. Fundmentals v.E-76-A MINT-An exact algorithm for finding minimum test sets Y.Matsunaga
- Proc. of International Test Conference On the role of independent fault sets in the generation of minimal test sets S.B.Akers;C.Joseph;B.Krishnamurthy
- IEEE Trans. on Computer v.C-33 no.8 On the complexity of estimating the size of test set B.Krishnamurthy;S.B.Akers
- IEEE Trans. on CAD v.C-13 no.3 A new dynamic test vector compaction for automatic test generation B.Ayari;B.Kaminska
- Proc. of 30th Design Atumation Conference Cost-effective generation of minimal test sets for stuck-at faults in combinational logic circuits S.Kajihara;I.Pomeranz;K.Kinoshita;S.M.Reddy
- Proc. of International Symposium on Circuits and Systems A Neural Netlist of 10 Combinational Benchmark Designs and a Special Translator in Fortran F.Brglez;H.Fujiwara
- Proc. of International Symposium on Circuits and Systems Combinational Profiles of Sequential Benchmark Circuits F.Brglez;D.Bryan;K.Kozminski
- Proc. of IEEE International ASIC conference Efficient Redundancy Identification for Test Pattern Generation Sang Yoon Han;Sungho Kang
- 정보과학회 논문지(A) v.25 no.11 검사 신호에 대한 저비용 압축 임동욱;민형복