References
- Tech. Report No. G-201-9, Stanford Elertronics Lab. The physics and modeling of latch-up and CMOS integrated circuits D. B. Estreich
- IEEE Trans. Elec. Dev. N-and P-well optimization for highspeed n-epitaxy CMOS circuits U. Schwabe;H. Herbst;E. J. Jacobs;D. Takacs
- IEEE Electron Dev. Letters High density and reduced latch-up susceptibility CMOS technology for VLSI J. Manoliu;F. H. Tseng;B. J. Woo;T. J. Meier
- IEEE Trans v.35 no.11 Layout dependence of CMOS latch-up R. Menozzi;L. Selmi;E. Sangiorgi;G. Crisenza;T. Cavioni;B.Ricco
- IEEE Trans. Nucl. Sci. Prevention of CMOS latch-up by gold doping W. Dawes;Jr;G.Derbenwick
- IEEE Trans Neutron irradiation for prevention of latch-up in MOS integrated circuits J. R. Adams;T.R. Sokel
- IEEE Trans v.ED-28 no.10 A retrograde P-well for higher density CMOS R. Rung;C. Dell'Oca;L. Walker
- IEEE Trans v.ED-32 no.2 A VLSI-suitable schottky-barrier CMOS process S. Swirhum;E. Sangiorgi;A. Weeks;R. Swanson;K. Saraswat;R. Dutton
- IEEE IEDM 90-185 Design issues for achieving latchup-free, deep trench-isolated, bulk, nonepitaxial, submicron CMOS S. Bhattacharya;S. Banerya;J. Lee;A. Tasch;A. Chatterjee
- Physics and technology of semiconductor devices A Grove