Journal of Electrical Engineering and information Science
- Volume 3 Issue 2
- /
- Pages.139-144
- /
- 1998
- /
- 1226-1262(pISSN)
Design and Implementation of Variable-Rate QPSK Demodulator from Data Flow Representation
Abstract
This paper describes the design of a variable rate QPSK demodulator for digital satellite TV system. This true variable-rate demodulator employs a unique architecture to realize an all digital synchronization and detection algorithm. Data-flow based design approach enabled a seamless transition from high level design optimization to physical layout. The demodulator has been integrated with Viterbi decoder, de-interleaver, and Ree-Solomon decoder to make a single chip Digital Video Broadcast (DVB) receiver. The receiver IC has been fabricated with a 0.5mm CMOS TLM process and proved fully functional in a real-world set-up.
Keywords