## **Thermal Modeling for Input Protection Circuit** ## Hyek - Hwan Choi, Kwang - Seok Moon National Fisheries University of Pusan (Received January 4, 1996) ### 입력보호회로설계를 위한 열모델링 최 혁 환·문 광 석 부산수산대학교 (1996년 1월 4일 접수) 요 약 반도체 소자에 정전기 방전으로 인한 소자내의 온도 상승을 알기 위해 열전달 방정식으로부터 열모델을 유도하였다. 그리고 열파괴 문턱전류를 얻고 시간에 따른 온도 변화를 열모델로부터 해석하였다. 여기서 유도한 열모델은 Wunsch - Bell모델에 지수 항을 추가한 형태이다. 이 모델의 유효성을 증명하기 위해 실험결과와 비교한 결과 매우 잘 일치하였으므로 이 열모델의 함수는 입력보호회로의 반도체소자를 설계하는데 매우 유용하다. #### SYMBOLS AND ABBREBIATIONS A<sub>i</sub>: Junction area. B : Wunsch-Bell coefficient. C<sub>B</sub>: Human body capacitance. D : Thermal diffusivity $\left( = \frac{K}{\Omega} C_P \right)$ Io : Peak current. I(t): Current. $I_{th}$ : ESD threshold current, i, e., the value of I<sub>o</sub> at threshold. K: Thermal conductivity. $P_{(t)}$ : Power. P<sub>f</sub>: Failure power. $R_{B}$ : Human body resistance. R<sub>D</sub>: Semiconductor resistance. t : Time. t<sub>f</sub>: Failure time. t<sub>1</sub>: Lower failure time. t<sub>U</sub>: Upper failure time. $T_0$ : Ambient temperature. T(t): Temperature function. V<sub>i</sub>: Junction voltage. V<sub>th</sub> : ESD threshold voltage, i.e., the value of Vo at threshold. V(t): Voltage. $\rho$ : Density. τ : Disharge time constant. #### | . INTRODUCTION Electrostatic discharge(ESD) thermal runaway has been identified as one of the failure mechanisms in semiconductor devices. Thermal runaway has been modeled by a localized heat source, where the instantaneous power, voltage and current are related by P(t) = V(t)I(t). The heat generated raises the temperature at the hottest point to some critical value $T_C$ , where $T_C$ may be the melting temperature which causes thermal failure. The earliest analytical models of thermal breakdown are those of Wunsch and Bell' and Tasca<sup>2</sup>. Wunsch and Bell described junction breakdown in Si p-n diodes under constant power stress by a simple one-dimensional heat flow analysis. Tasca derived a thermal model in which the heat source may be regarded as a sphere in an infinite medium. In the case of a transient ESD pulse, Speakman<sup>3)</sup> applied the Wunsch and Bell(W-B) model for constant pulses to exponential ESD pulses. Power is dissipated in the device in Fig. 1 by the voltage drop of the junction( $V_i$ ) and the resistance of the device( $R_D$ ). It is assumed that the junction voltage $V_i$ and the resistance $R_D$ are constant in the equivalent circuit shown in Fig. 1. The discharging current profile is expressed by the exponential function with decay time constant. Speakman assumes that threshold failure occurs toward the end of the pulse and after a time 5t, the exponetial is replaced by a constant pulse of length 5t, which contains the same average power as the exponential pulse over the failure time. However, Speakman's result underestimates the maximum temperature rise by about 20% when compared to the exact result obtained from Lin. Fig. 1. Device circuit model. To determine the best relationship between the constant power model and the ESD power model without estimation using an average power, Pierce et al. did a test on a 256K UVE-PROM to collect data for developing a waveform conversion model4. This test translates a device threshold measured with one type of electrical overstress transient into an equivalent threshold with a different transient. That is, a test on a constant pulse is used to obtain the energy consumed by the device, and then this energy is used to relate the ESD power by solving the Dawson integral for the ESD damaging peak device current $I_o$ . This damaging current is used to multiply the resistance 1.5 kΩ of the human body model(HBM) simulator to obtain the HBM ESD voltage. Dwyer et al. extended Pierce's work and obtained the failure current/voltage threshold using the Dawson integral and the time interval of the pulse which causes the damage<sup>5</sup>. Existing thermal models are normally based on constant power pulses. An extension to a ESD pulse may be achieved by use of the Duhamel formula and may be used to analyze the heating effects of ESD pulses based on a knowledge of constant power results. The objectives of this paper are to derive an approximate closed – form temperature function for the excitation caused by human body electrostatic discharge and determine the thermal failure threshold current in semiconductor devices. The closed – form model is compared with the experimental results in literatures. # I. ANALYTICAL THERMAL MODEL The human body model widely accepted as industry reference consists of a precharged 100pF capacitor discharging through a 1.5 k $\Omega$ resistor into the device under test, as shown in Fig. 2. Power is dissipated in the device due to voltage drop $V_j$ across the junction and the internal resistance $R_D$ of the device<sup>31</sup>. The equivalent circuit is shown in Fig. 1 with $V_j$ and $R_D$ taken as constants. This circuit model has now become a general starting point for thermal runaway modeling<sup>4,61</sup>. The current equation for the device is assumed to be exponetial and given by $$I(t) = I_0 \exp\left(-\frac{t}{\tau}\right) \tag{1}$$ where $$I_o = \frac{V_o - V_D}{(R_B + R_D)} \tag{2}$$ and $$\tau = C_R(R_R + R_D) \approx 150 \text{ ns} \tag{3}$$ The instantaneous power dissipated in the device is given by<sup>4</sup> $$P(t) = V_{j} I_{o} \exp\left(-\frac{t}{\tau}\right) + R_{D} I_{o}^{2} \exp\left(-\frac{2t}{\tau}\right)$$ (4) This power is the heat source in the heat flow equation. The solution for the temperature at the hottest point is given by $^{5.7}$ $$T(t) = T_o + \frac{1}{A_J \sqrt{4\pi\rho C_p K}} \int_0^t \left[ \frac{V_J I_0}{\sqrt{\lambda}} \exp\left(-\frac{(t-\lambda)}{\tau}\right) \right] dt$$ Fig. 2. Human body circuit model with device under test. $$+\frac{R_D I_o^2}{\sqrt{\lambda}} \exp\left(-\frac{2(t-\lambda)}{\tau}\right) d\lambda \tag{5}$$ The integral terms in equation (5) are simplified in order to obtain a closed – form temperature function. Integrating these terms, a series expansion yields $$\int_{0}^{t} \frac{\exp\left(\frac{\lambda}{\tau}\right)}{\sqrt{\lambda}} d\lambda = 2t^{\frac{1}{2}} \exp\left(\frac{t}{\tau}\right)$$ $$\left[1 - \frac{2t}{3\tau} + \frac{2 \cdot 2}{3 \cdot 5} \left(\frac{t}{\tau}\right)^{2} - \frac{2 \cdot 2 \cdot 2}{3 \cdot 5 \cdot 7} \left(\frac{t}{\tau}\right)^{3}\right]$$ $$\left[ + \frac{2 \cdot 2 \cdot 2 \cdot 2}{3 \cdot 5 \cdot 7 \cdot 9} \left(\frac{t}{\tau}\right)^{4} - \dots \right]$$ (6) and $$\int_{0}^{t} \frac{\exp\left(\frac{\lambda}{\tau}\right)}{\sqrt{\lambda}} d\lambda = 2t^{\frac{1}{2}} \exp\left(2\frac{t}{\tau}\right)$$ $$\left[1 - 2\frac{2t}{3\tau} + 2\frac{2 \cdot 2}{3 \cdot 5} \left(\frac{t}{\tau}\right)^{2} - 2\frac{2 \cdot 2 \cdot 2}{3 \cdot 5 \cdot 7} \left(\frac{t}{\tau}\right)^{3}\right]$$ $$\left[ + 2\frac{2 \cdot 2 \cdot 2 \cdot 2}{3 \cdot 5 \cdot 7 \cdot 9} \left(\frac{t}{\tau}\right)^{4} - \dots \right]$$ (7) For small $t/\tau$ these integrations have approximately the form of a Taylor series for an exponential function. Substituting this dependence yields $$T(t) = T_0 + \frac{1}{A_j \sqrt{\pi \rho C_p K}} t^{\frac{1}{2}}$$ $$\left[ V_j I_0 \exp\left(-\frac{2t}{3\tau}\right) + R_D I_0^2 \exp\left(-\frac{4t}{3\tau}\right) \right]$$ (8) To obtain a better approximation for the exponential terms, constant values for the coefficients in the exponential argument of 0.6 and 1.2 are chosen. These values are obtained by curve fitting as shown in Fig. 3, where $V_j$ =20 V, $R_D$ =4 ohm, $I_o$ =1 A and $A_j$ =500 $\mu m^2$ . Hence, the modified expression is given by $$T(t) = T_0 + \frac{1}{A_j \sqrt{\pi \rho C_p K}} t^{\frac{1}{2}}$$ Fig. 3. Temperature rise for p-n junction. $$\left[V_{j}I_{0}\exp\left(-0.6\frac{t}{\tau}\right) + R_{D}I_{0}^{2}\exp\left(-1.2\frac{t}{\tau}\right)\right]$$ (9) The temperature rise given in equation (9) is understood in the following way. For shorter times, the temperature of a component rises as the power of the pulses sufficient to overcome the cooling effect of thermal diffusion. This process is dependent on $t^{\dagger}$ . For longer times, the diffusion losses dominate and the temperature of the device drops toward room temperature. For a p-n junction under reverse bias conditions, $R_D = 0$ is a good approximation. The temperature rise function of the reverse bias junction for ESD is then given by $$T(t) = T_{W-B}(t) \exp\left(-0.6 \frac{t}{\tau}\right)$$ (10a) $$T_{W-B}(t) = \frac{1}{A_{j} \sqrt{\pi \rho C_{p} K}} V_{j} I_{o} t^{\frac{1}{2}}$$ (10b) where $T_{W-B}(t)$ is the W-B model temperature function. The relationship between the time of the maximum temperature and the threshold current is important. The maximum temperature time $(t_m)$ is obtained as follows: $$\frac{d}{dt} \left( \frac{1}{A_{\perp} \sqrt{\pi \rho C_p K}} V_{\perp} I_o t^{\frac{1}{2}} \exp\left(-0.6 \frac{t}{\tau}\right) \right) = 0$$ and $t = t_m$ , for reverse bias (11a) $$\frac{d}{dt} \left( \frac{1}{A_{j} \sqrt{\pi \rho C_{p} K}} R_{D} I_{o}^{2} t^{\frac{1}{2}} \exp\left(-1.2 \frac{t}{\tau}\right) \right) = 0$$ and $t = t_{m}$ , for forward bias (11b) Solving these equations yields $t_m = 0.833 \tau$ for reverse bias and $t_m = 0.417 \tau$ for forward bias. The maximum temperature at $t=t_m$ and $R_D=0$ for reverse bias is obtained by substitution into (9) as $$T_m = 0.553 \frac{V_j I_o}{A_j \sqrt{\pi \rho K C_p}} \sqrt{\tau}$$ (12) This result has only 2% error in comparison with the exact solution form Lin's results<sup>7</sup>. If the current threshold is expressed as a function of failure times, we can define $t_L$ and $t_U$ to be the limiting times for the failure time range, where $t_L$ and $t_U$ are given by $^{\circ}$ . $$\frac{d}{dt} \left( \sqrt{t_U} \exp \left( -0.6 \frac{t_U}{\tau} \right) \right) = 0$$ and $$\frac{d}{dt} \left( \sqrt{t_L} \exp \left( -1.2 \frac{t_L}{\tau} \right) \right) = 0$$ or $$t_L = 0.417 \, \tau$$ (13) and $$t_U = 0.833 \tau$$ (14) This time window is similar to that of Dwyer *et al.*<sup>5)</sup>. The threshold current $I_{th}$ must satisfy equation (9) with the threshold time to failure $t_f$ restricted to the defined range. Rearranging equation (9), we have $$\frac{B}{t^{\frac{1}{2}} \exp\left(-0.6 \frac{t}{\tau}\right)} = \left[ V_{J} I_{o} + R_{D} I_{o}^{2} \exp\left(-0.6 \frac{t}{\tau}\right) \right]$$ (15) where B is the W - B coefficient given by $$B = (T_m - T_o) A_J \sqrt{\pi \rho K} C_\rho$$ (16) The denominator term of the left side of (15) and the exponential term of the right side is approximated by taking the average at both ends, $t_L$ and $t_U$ . The average values are 0.5275 and 0.6926 for the two functions. The current threshold, the least value of $I_o$ which causes thermal failure, is obtained as follows by solving equation (15): $$I_{th} = \frac{V_D}{1.444R_D} \left[ \sqrt{1 + \frac{2\frac{B}{\sqrt{\tau}} \cdot 1.444}{0.5275 \frac{V_D^2}{R_D}}} - 1 \right]$$ (17) For the forward bias case, the threshold current may be easily solved for by applying $V_j=0$ and $t=t_l$ in equation (15), yielding $$I_{th}^{2} = \frac{B \exp(1.2 t_{f} / \tau)}{R_{D} \sqrt{t_{f}}}$$ (18) where $t_f$ =0.417 $\tau$ is the maximum temperature time for the fowrard bias which causes thermal failure and by substitution $$I_{th}^2 = 2.55 \frac{B}{R_D \sqrt{\tau}} \tag{19}$$ Similarly, for the reverse bias case, $R_D$ =0 in equation (15), the current threshold is obtained as $$I_{th} = 1.805 \frac{B}{V_D \sqrt{\tau}} \tag{20}$$ The results for the forward and reverse bias are quite similar to those of Dwyer *et al.*<sup>5</sup>. Hence, simple expressions for the threshold current and voltage for transient ESD pulses are obtained with only a small sacrifice in accuracy. ## I. Comparison with Experimental Results In this section, a comparison of the close form threshold equation is made with ESD threshold data from the literature<sup>8</sup>. A thick field input protection structure similar to that shown in Fig. 4 was the human body model tested by Rountree and Hutchins<sup>8</sup> for a variety of device widths and overlaps. The assumption is made that the area conducting the overstress current is the drain – substrate junction between the drain contact and the channel. Referring to Fig. 4, that area is, $$A_i = \pi dW/2 + DW \tag{21}$$ where D is the overlap, W is the width and d is the depth of the drain diffusion. The Wunsch - Bell coefficient for a reverse biased thick field input transistor is given by $$B = (T_m - T_o)\sqrt{\pi D}\rho C_n A_i$$ and by substitution $$B = 3.67 \times 10^{3} (\pi dW/2 + DW)(W - s^{1/2})$$ (22) where K=Si thermal conductivity=1.45 W/(cm - C) Fig. 4. Layout of thick field transistor. Fig. 5. Failure threshold as a function of device width(diffusion overlap of contact = 4.7 \(\mu n\)). $$\rho$$ =Density of Si=2.33 g/cm<sup>3</sup> $C_p$ =Specific heat of Si=0.65 J/(g - C) $T_m$ =Melting point of Si=1420 C and $$T_m = \text{Starting temperature} = 22 \text{ C}$$ The quantities needed to calculate the threshold voltage for HBM ESD voltage are the device resistance $R_D$ and the junction voltage $V_D$ . $V_D$ depends only upon the doping profiles which are assumed constant across the devices. $R_D$ is given by $$R_D = \rho L/A \tag{23}$$ where $\rho$ is the resistivity, L the length and A the area of the active region. The value of $R_{\rm D}$ in Fig. 4 for reverse biased inputs is given by the scaled resistance expression as<sup>80</sup> $$R_D = (10^{-4}\Omega - cm^2)/DW \tag{24}$$ If it is assumed that the ESD source is an ideal source, then the failure current, $I_o$ , is obtained from equation (17). This gives the HBM ESD threshold voltage as $$V_{th} = (1.5k\Omega)I_0 \tag{25}$$ This method was applied to the data in refer- Fig. 6. Failure threshold as a function of overlap (device width is 148 µm). ence (8). The first comparison is shown in Fig. 5, where the ESD failure threshold is plotted versus device width, W, for a device overlap, D. The data is shown as circles for 4.7 µm overlap. The line is the predictions using the threshold equation. Overall agreement is good, which supports the assumption that the area dissipating is between the drain contact and channel. Fig. 6 shows ESD threshold data from Reference (8) versus device overlap for constant device width. Agreement with data is good until device overlaps are on the order of about 6 μm. The ESD threshold starts to roll off, while the calculation continues along the linear trend. The roll - off suggests the HBM ESD excites a differnt channeling mechanism at overlaps greater than 6 μm. #### **W. CONCLUSION** An ESD pulse due to an electrostatic discharge at the p-n junction was studied using the heat flow equation and the device circuit model. In this paper, a simple and straightforward derivation from heat flow analysis without the use of any constant power results yields a closed – form expression for the temperature function. A closed – form thermal model is used to obtain directly the current threshold and failure time. Since ESD is a three – dimensional problem, the one – dimensional closed – form temperature function is only valid for large junction area and relatively small junction depletion length. However, this is the practical situation in most instances. The thermal model has a good agreement with experimental results. The closed – form thermal model should be useful for the ESD protection structure design. #### REFERENCES - D. C. Wunsch and R. R. Bell(1968): Determination of threshold failure levels of semiconductor diodes and transistors due to pulse voltages. IEEE Trans. Nucl. Sci., vol NS 15, pp. 244. - 2) D. M. Tasca(1970): Pulse power failure modes in semiconductors. IEEE Trans. Nucl. Sci. vol. NS-17, pp. 137-143. - 3) T. S. Speakman(1974): A model for the failure - of bipolar silicon integrated circuits subjected to electrostatic discharge. in Proc. Int. Rel. Phys Symp. pp. 60-69. - 4) D. G. Pierce, W. Shiley, B. D. Mulcahy, K. E. Wagner, and M. Wunder(1988): Electrical overstress testing of a 256K UVEPROM to rectangular and double exponential pulsed, in EOS/ESD Symp. Vol. 10, pp. 137 146. - 5) Vincent M. Dwyer, Andrew J. Franklin, and David S. Campbell(1990), Electrostatic discharge thermal failure in semiconductor devices. IEEE Trans. Electron Devices, vol. 37, NO.11, pp. 2381-2387. - 6) Gadi Krieger(1987): Thermal response of integrated circuit input devices an electrostatic energy pulse. IEEE Trans. Electron Devices, vol. ED 34, NO.4, pp. 977 882. - Dong L. Lin: Thermal Breakdown of VLSI by ESD pulse. IEEE IRPS, pp. 281 287. - 8) R. N. Rountree and C. L. Hutchins(1985): NMOS Protection Circuitry, IEEE Trans. Elect. Dev. ED 32, NO. 5.