Journal of the Korean Institute of Telematics and Electronics A (전자공학회논문지A)
- Volume 32A Issue 12
- /
- Pages.159-165
- /
- 1995
- /
- 1016-135X(pISSN)
Breakdown Voltage Improvement in SOI MOSFET Using Gate-Recessed Structure
게이트가 파인 구조를 이용한 SOI MOSFET에서의 항복전압 개선
Abstract
A gate-recessed structure is introduced to SOI MOSFET's in order to increase the source-to-drain breakdown voltage. A significant increase in the breakdown voltage is observed compared with that of a planar single source/drain SOI MOSFET without inducing the appreciable reduction of the current drivability. We have analyzed the origin of the breakdown voltage improvement by the substrate current measurements and 2-D device simulations, and shown that the breakdown voltage improvement is caused by the reductions in the impact ionization rate and the parasitic bipolar current gain.
Keywords