A Wide-Range Dual-Loop DLL using VCDL with Transmission Gate Inverters

TG Inverter VCDL을 사용한 광대역 Dual-Loop DLL

  • Lee, Seok-Ho (Dept. of Electronics Engineering, Dongguk University) ;
  • Kim, Sam-Dong (Dept. of Electronics Engineering, Dongguk University) ;
  • Hwang, In-Seok (Dept. of Electronics Engineering, Dongguk University)
  • Published : 2005.11.26

Abstract

This paper describes a wide-range dual-loop Delay Locked Loop (DLL) using Voltage Controlled Delay Line (VCDL) based on Transmission Gate(TG) inverters. One loop is used when the minimum VCDL delay is greater than a half of $T_{REF}$, the reference clock period. The other loop is initiated when the minimum delay is less than $0.5{\times}T_{REF}$. The proposed VCDL improves the dynamic operation range of a DLL. The DLL with a VCDL of 10 TG inverters provides a lock range from 70MHz to 700MHz when designed using $0.18{\mu}m$ CMOS technology with 1.8 supply voltage. The DLL consumes 11.5mW for locking operation with a 700MHz reference clock. The proposed DLL can be used for high-speed memory devices and processors, communication systems, high-performance display interfaces, etc.

Keywords