한국전기전자재료학회:학술대회논문집 (Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference)
- 한국전기전자재료학회 2004년도 하계학술대회 논문집 Vol.5 No.1
- /
- Pages.353-356
- /
- 2004
고전압 4H-SiC DiMOSFET 제작을 위한 최적화 simulation
Optimization simulation for High Voltage 4H-SiC DiMOSFET fabrication
- 김상철 (한국전기연구원 전력반도체연구그룹) ;
- 방욱 (한국전기연구원 전력반도체연구그룹) ;
- 김남균 (한국전기연구원 전력반도체연구그룹) ;
- 김은동 (한국전기연구원 전력반도체연구그룹)
- Kim, Sang-Cheol (Power Semiconductor Group, KERI) ;
- Bahng, Wook (Power Semiconductor Group, KERI) ;
- Kim, Nam-Kyun (Power Semiconductor Group, KERI) ;
- Kim, Eun-Dong (Power Semiconductor Group, KERI)
- 발행 : 2004.07.05
초록
This paper discribes the analysis of the I-V characteristics of 4H-SiC DiMOSFET with single epi-layer Silicon Carbide has been around for over a century. However, only in the past two to three decades has its semiconducting properties been sufficently studied and applied, especially for high-power and high frequency devices. We present a numerical simulation-based optimization of DiMOSFET using the general-purpose device simulator MINIMIS-NT. For simulation, a loin thick drift layer with doping concentration of