Design of 64-point $R^{2}SDF$ pipeline FFT processor in OFDM

OFDM을 위한 64점 $R^{2}SDF$ 파이프라인 FFT 프로세서 설계

  • 이상한 (울산대학교 전기전자정보시스템 공학부) ;
  • 이태욱 (울산대학교 전기전자정보시스템 공학부) ;
  • 이종화 (울산대학교 전기전자정보시스템 공학부) ;
  • 조상복 (울산대학교 전기전자정보시스템 공학부)
  • Published : 2003.07.01

Abstract

A 64-point R2$^2$ SDF pipeline FFT processor using a new efficient computation sharing multiplier was designed. Computation sharing multiplication specifically targets computation re-use in multiplication of coefficient vector by scalar and is effectively used in DSP(Digital Signal Processing). To reduce the number of multipliers in FFT, we used the proposed computation sharing multiplier. The 64-point pipeline FFT processor was implemented by VHDL and synthesized using Max+PLUSII of Altera. The simulation result shows that the proposed computation sharing multiplier can be reduced to about 17.8% logic cells compared with a conventional multiplier. This processor can operate at 33MHz and calculate a 64-point pipeline FFT in 1.94 $mutextrm{s}$.

Keywords