# High temperature poly-Si thin film transistors on a molybdenum substrate Do Young Kim, utpal gangopadhyay, Joong Hyun Park, Jae Kyung Ko, Junsin Yi New material Lab., School of Information and Communication Engineering, SungKyunKwan University, Kyunggi-do, Suwon, 440-746, Korea Phone:+82-31-290-7139, E-mail: yi@yurim.skku.ac.kr #### **Abstract** The poly-Si thin film can be used in high mobility active matrix liquid-crystal display (AMLCD) and system on panel (SOP). In this paper, poly-Si thin films were grown by novel high temperature process on the molybdenum (Mo) substrate. By applying a high current above 48A on a Mo substrate. We obtained an improved crystalline Si films with the crystallinity over 80%. We exhibit the properties of structural and electrical properties of high temperature poly-Si thin film transistor on the Mo substrates. #### 1. Introduction Many groups reported on the various low temperature poly-Si growth techniques such as excimer laser annealing[1] (ELA), metal induced crystallization[2] (MIC) and Electron cyclotron resonance plasma chemical vapor deposition[3] (ECR-CVD). But, Conventional glass using a TFT substrate had a limited anneal temperature and time. Others also have some limitations in terms of uniformity, impurity contamination, and the degree of crystallization. We developed the novel crystallization method that allows high temperature anneal and very fast crystallization. In this paper, we will illustrate the properties of poly-Si thin film transistors fabricated with high temperature process on Mo substrate. #### 2. Experiment The schematic diagram for fabrication process of the proposed poly-Si TFT is show in Figure 1 Molybdenum substrate is about 150µm thick and was treated with H<sub>3</sub>PO<sub>4</sub>, HNO<sub>3</sub>, and DI water solution for etching the natural oxide layer, followed by the rinsing with DI water, and drying with a nitrogen gas. A layer of n<sup>+</sup> a-Si:H having thickness of 25 nm was deposited by plasma enhanced chemical vapor deposition (PECVD), using PH<sub>3</sub>, H<sub>2</sub>, and diluted silane gas (20% SiH<sub>4</sub> in He gas), at 300°C on the molybdenum substrate. The active a-Si:H layer of 900nm thickness was deposited by hot-wire chemical vapor deposition (HWCVD) using SiH<sub>4</sub> and H<sub>2</sub> mixture and was crystallized by RTP at various temperatures between 750°C to 1050°C for 3 minute. This process also can be applied for ohmic contact between a-Si and source/drain electrode also. Over the poly-Si, gate dielectric a-SiNx was deposited by PECVD using SiH<sub>4</sub> and NH<sub>3</sub> mixture gas at 300°C. A layer of 100nm thick aluminum film was deposited by thermal evaporation and defined as the gate electrode, using a photolithography. After the gate electrode definition, we attached the device to some material, such as glass, plastic, the other materials. At the last step, molybdenum substrate was defined as the source/drain electrode by photolithography. Figure 1. The procedure of high temperature thin film transistor on the Mo substrate The proposed TFT devices have a channel width / channel length of 500, 300, $125\mu m$ /125, 100, 50 $\mu m$ each other. The crystal volume fraction and the crystal structure of the poly-Si film was estimated using Raman spectroscopy and X-ray diffraction (XRD), respectively. The electrical properties were measured by Fluke 5110B power source, Keithley 617 multimeter and computer system using GP-IB interface. Table 1 shows the several parameters used for films deposition. Table 1. The conditions of sample preparation. | Deposition parameters | n <sup>+</sup> a-Si:H | a-Si:H | SiN <sub>x</sub> | |-----------------------|-----------------------|----------|------------------| | Pressure (mTorr) | 140 | 57 | 160 | | Thickness (nm) | 20 | 900 | 200 | | Deposition method | PECVD | HWCVD | PECVD | | RF power (W) | 400 | <b>-</b> | 200 | The a-Si deposited by hot-wire CVD was crystallized from 750°C to 1050°C within 2min. Its film includes no any impurities and doesn't show chemical reactions between Mo substrates. The a-Si deposited by hot-wire CVD was crystallized at 850°C within 2min. Its film includes no any impurities and doesn't show chemical reactions between Mo substrates. The thin film transistors were evaluated with a Fluke 5100B, Keithley 317, and Keithley 230 voltage source. All measurements were made with the probe station. #### 3. Result and Discussion # 3.1 Active layer properties For the study of the structural properties and crystal volume fractions, we carried out Raman spectrum. Figure 2 exhibits the Raman spectroscopy[4] as a function of the crystallization temperature. All of the sample have been observed Raman shift peak to the 521 cm<sup>-1</sup>. It indicates crystallization in progress. It shows that crystal volume fraction (X<sub>c</sub>) increases with the increase of crystallization temperature. We calculated X<sub>c</sub> using the peak of 480 cm<sup>-1</sup> indicating amorphous silicon and the peak 520 cm<sup>-1</sup> indicating single crystal silicon. X<sub>c</sub> can be expressed by following formula. $$X_c = \frac{I_{520}}{I_{520} + \sigma I_{480}}$$ We assumed that grain size was very small and it is possible to hold $\sigma=1$ . $X_c$ of the devices varied with crystallization temperature and we achieved $X_c$ of 92% at 1050°C. Also, the $X_c$ is strongly influenced by crystallization temperature. Figure 2. Raman spectroscopy as a function of crystallization temperature (a) $750^{\circ}$ C, (b) $850^{\circ}$ C, (c) $950^{\circ}$ C, (d) $1050^{\circ}$ C. Fig. 3 shows the XRD patterns as a function of crystallization temperature. The peaks to the angle of 28° and 47° represent the Si (111), (220) orientation of samples. As the crystallization temperature increases, the intensity of the peaks increases with directions, gradually and decrease in full width at half maximum (FWHM)[5] that indicates crystallization degree. Though with increased crystallization time, such as 3 min, 5 min and 10 min, it could not show the change of XRD pattern much. And, it indicates that the crystal growth is dominated by not crystallization time, but temperature. Figure 3. X-ray diffraction pattern as a function of crystallization temperature (a) $750 \, ^{\circ} \text{C}$ , (b) $850 \, ^{\circ} \text{C}$ , (c) $950 \, ^{\circ} \text{C}$ , (d) $1050 \, ^{\circ} \text{C}$ . # 3.2 Thin film transistor characteristics The optimum Si film thickness for TFT application was 1 $\mu$ m. Figure 4. Drain voltage $(V_d)$ -Drain Current $(I_d)$ characteristics of high temperature poly-Si TFT. Figure 4 shows the TFT output for a 1 µm thick film with increased drain current and transconductance. As Si film thickness was less then 1 µm, TFT output degradation was observed. This may have come from Si film non-uniformity due to the Mo substrate surface conditions. The TFT on a 1 µm thick Si film exhibited reduced drain current, reduced transconductance, reduced field effect mobility, and the drain current kink effect. #### 4. Conclusion For getting good quality poly-Si, we tried to the high temperature crystallization, using RTP and achieved the high crystal volume fraction of 92%, the growth of (111) preferential orientation. We also have successfully fabricated poly-Si TFT having good characteristics. It was reserved that the device has a large I<sub>on</sub> / I<sub>off</sub> ratio and the field effect mobility is 68.6 cm<sup>2</sup>/Vs. The inverted staggered type TFT gave a means of comparison for the a-Si:H versus poly-Si. Poly-Si TFTs have superior characteristics as compared with a-Si TFTs and is no doubt, a vary promising material. This flexible substrate is possible to treat high temperature and very promising roll-to-roll process. Also, molybdenum is useful for the flexible display application. # 5. Acknowledgements This article is supported by Brain Korea 21. The authors also recognize the Korean research foundation the financial support from the Ministry of Trade, Industry, and Energy. ## 6. References - [1] Shuichi Uchikoga, and Nobuki Ibaraki, Thin Solid Films, 383, 19 (2001). - [2] Soo Young Yoon, Seong Jin Park, Kyung Ho Kim, Jin Jang, Thin Solid Films, 383, 34 (2001). - [3] Anand T. Krishnan, Sanghoon Bae, Stephen J. Fonash, Solid-State Electronics, 44, 1163 (2000). - [4] Song Jia, Huichun Ge, Xinhua Geng, Zongpan Wang, Solar Energy Materials & Solar Cells, 62, 201 (2000). - [5] Y. Feng, M. Zhu, F. Liu, J. Liu, H. Han, Y. Han, Thin Solid Films, 395, 213 (2001).