# A CMOS Downconversion Mixer for 2.4GHz ISM band Applications Seong Woo Lee°, Yong Doo Chae, Woong Jung Dept. of Semiconductor Science Dongguk University 3-26 Phil-Dong Choong-Gu Seoul Korea Tel: 02-2260-8716 Fax: 02-2260-8716 Email:rfmixer@empal.com ### Abstract This paper demonstrates a CMOS downconversion mixer for 2.4GHz ISM band applications. The mixer, implemented in a 0.18um CMOS process, is based on the CMOS Gilbert Cell mixer. With a 2.5GHz local oscillator and a 2.45GHz RF input, the measurement results exhibit power conversion gain of -6 dB, IIP3 of -6 dBm, input $P_{-1dB}$ of -15 dBm, and power dissipation in mixer core of 2.7 mW with 0dBm LO power and 1.8V supply voltage. Keywords — Downconversion mixer, Gilbert Cell, conversion gain, IIP3, input P-1dB ## 1. Introduction It is not too much to say that the topic of the 21st century is wireless. Moreover, the communication wireless systems have been improved, keeping pace with advances in process technology, and the frequency band of wireless communication standard is getting higher. Specially, the deep submicron CMOS can meet the demand for low cost and high performance in low GHz frequency range [1]. Therefore the CMOS RF ICs technology has become the attractive replacement of GaAs MESFET, Bipolar and Bi-CMOS. The down-conversion mixer is an essential building block, which is located after LNA in the receiver path. Thus, it determines system performance. In this paper, a modified architecture of the CMOS Gilbert Cell mixer for low supply voltage and high frequency performance is presented. And the circuit design, analysis, simulation, and measurement results of the CMOS downconversion mixer for 2.4GHz ISM band applications are described # 2. Circuit Design and Analysis. The schematic diagram of the down-mixer is shown in Figure 1. The RF input stage is a grounded-source pair topology for the reduction of stacked transistors and has a cascode structure for better high frequency performance. The output buffer is added for measurement to drive 500hm. Figure 1. Down-mixer Schematic The grounded-source pair in RF input stage has less IM products, compared to a differential pair with a constant tail current. Using the MOSFET I-V characteristics including short channel effects [2], the Kirchhoff's voltage law, and Volterra series technique [3, 4], we can calculate the differential current I<sub>RF</sub> as a function of the signal source voltage V<sub>in</sub>: $$I_{RF} = \alpha_1 v_{in} + \alpha_3 v_{in}^3 \dots$$ $$\alpha_1 = K \left[ \frac{V_{od} (2 + \theta V_{od})}{F (1 + \theta V_{od})^2} \right]$$ $$\alpha_3 = \frac{K \theta}{4F^3 (1 + \theta V_{od})^4} \left[ K \frac{X V_{od} (2 + \theta V_{od})}{F (1 + \theta V_{od})^2} - 1 \right]$$ (1) where $$F = X \left[ \frac{KV_{od}(2 + \theta V_{od})}{(1 + \theta V_{od})^2} \right] + sC_{gs}(Z_S + Z_G) + Y$$ $$X = \frac{Z_S g_{ds} + Z_G sC_{gs}}{g_{ds} + sC_{gs}}$$ $$Y = 1 + \left(Z_S + Z_G\right) \left( \frac{g_m sC_{gs} + g_{ds} sC_{gd}}{g_{ds} + sC_{gs}} \right)$$ and $K=(\mu C_{OX}/2)*(W/L)$ . $\mu$ is the carrier mobility, Cox the gate-oxide capacitance per area, $V_{od} = V_{GS} - V_{th}(V_{GS})$ is the gate-source dc voltage, and Vth the threshold voltage of MOS transistor), s(=jω) the Laplace variable, and $\theta$ the mobility degradation factor [2]. $Z_G$ is the impedance at gate of NM1, which composed of the source resistance R<sub>source</sub>, gate poly resistance, the impedance of bias T, and the impedance of matching network, and Zs is the impedance at source-node of NM1 due to interconnection metal, bonding wire, and pad parasitic components. Also, the gate-source capacitance Cgs, the gate-drain capacitance Cgd, the output conductance gds, and the transconductance gm, which are MOSFET intrinsic parameters [2], are used to derive (1). Assuming the complete switching of LO driven transistors, the output voltage at a differential load resistance $R_{\text{C}}$ can be expressed as: $$V_{\text{out}} \approx \frac{4Rc}{\pi} \left[ \frac{KV_{\text{od}}(2 + \theta V_{\text{od}})}{F(1 + \theta V_{\text{od}})^2} V_{\text{in}} \right] \cos(\omega_{\text{Lo}} \cdot t)$$ (2) For a narrowband RF input $V_{in}=V_{RF}cos(\omega_{RF}t)$ , we can obtain the desired IF by multiplying $\omega_{RF}$ and $\omega_{LO}$ together. So the voltage conversion gain $A_V$ and the power conversion gain $A_P$ are given by [5]: $$A_{V} = \frac{2}{\pi} G_{m} R_{c}. A_{P} = A_{V}^{2} \frac{R_{source}}{R_{c}}$$ $$G_{m} = \left| \frac{KV_{od} (2 + \theta V_{od})}{F(1 + \theta V_{od})^{2}} \right|$$ (3) So the conversion gain is controlled by the overall transconductance $G_m$ and $R_C$ . The next analysis, nonlinearity is mainly affected by the RF input stage if the LO switching pair stage guarantees the complete switching [6]. From (1), we can find the first, third Volterra series coefficients. Using those, the non linearity equation is derived as [5]: $$A_{IIP3} = \sqrt{\frac{16}{3} \cdot \frac{\left| F^{3} V_{od} (1 + \theta V_{od})^{4} (2 + \theta V_{od}) \right|}{\left| (K \cdot X - F \cdot \theta) (1 + \theta V_{od})^{2} - K \cdot X \right|}}$$ (4) The main noise sources of the Gilbert mixer type are noise of the RF input stage and that of the LO-driven transistors. The SSB noise figure [5] of the presented down conversion mixer can be approximated as the following analytical expression [7]: $$NF_{SSB} \approx \frac{\left(G_{m} R_{source} + 2\gamma\right) G_{m} + 4\gamma \frac{2 I_{B}}{\pi V_{LO}} + 1/R_{C}}{\left(2G_{m}/\pi\right)^{2} R_{source}}$$ (5) Where $\gamma$ is the channel noise factor, which is 2/3 for long channel MOSFET's but can be higher in short channel device [8], and $V_{LO}$ is LO amplitude. According to (3), (4) and (5), the circuit performance can be improved by increasing $V_{\text{od}}$ , but due to voltage head room problem and increasing power consumption [4], the trade-off is needed to low power application. The theoretical performance of mixer is summarized in Table 1. Table 1. The theoretical performance | Theory | | | |------------|--|--| | 14 dB/4 dB | | | | −6 dBm | | | | 3.6 dB | | | | 8.3 dB | | | | 3.06 mW | | | | | | | ### 3. Simulation Result The power conversion gain is illustrated in Figure 2. According to the Figure, the power conversion gain is -2 dB upto the RF power of -18 dBm. It is lower than the analytical result, because of the -3 dB insertion loss of balun at RF and LO input. The IIP3 versus RF input power is shown in Figure 3. The IIP3 is about 9 dBm lower than the analytical result, due to nonlinear shunt capacitances C<sub>gs</sub> and C<sub>gd</sub> in LO-driven MOS transistors mainly. The noise figure is plotted on Figure 4. The NF<sub>SSB</sub> is 8.1 dB at a 2.45GHz RF input, which is contributed by 2~3 dB at RF input stage, about 5 dB at LO switching stage and NF at the other noise sources [7]. Figure 2. Ap versus RF input power Figure 3. IP3 versus RF input power Figure 4. NF<sub>SSB</sub> versus RF input Frequency # 4. Measurement Results The fabricated chip was attached to FR4 board and wire-bonded for testing. Discrete RF baluns were used for differential signal of RF and LO input. Figure 5 shows test jig for measurement. Setting RF input power to -30 dBm at 2.45GHz and LO input power to 0 dBm at 2.5GHz, the IF spectrum of the single tone test is shown in Figure 6. The power conversions gain versus RF input power is illustrated Figure 7. After sweeping the LO input power from -5 dBm to +3 dBm, the measured power conversion gain is shown in Figure 8. When a two-tones RF input power -30dBm at 2.45GHz±200KHz are mixed the LO input frequency, the output IF spectrum is displayed in Figure 9. Figure 5. Test jig for measurement Figure 6. IF spectrum of the single tone test Figure 7. Ap versus RF input power Figure 8. Ap versus LO power level Figure 9. IF spectrum of the two tone test ### 5. Conclusion The RF downconverison mixer for 2.4GHz ISM band applications, has been fabricated using 0.18um CMOS process, and measured to validate the theory and simulation results. The performance of the presented circuit are summarized in Table 2. The measured results do not match the theory and simulation results due to the loss of SMA connector, the access insertion loss of balun, the switching efficiency of LO-driven transistors, and parasitic capacitances in the signal path. The measurement of noise figure and port-to-port isolation is under progress. Table 2. Down-mixer performance summary | Parameters | Theory | Sim. | Mear. | |-------------------|--------|--------|--------| | Ap | 4dB | −2dB | -6.1dB | | Input P-1dB | -6dBm | -18dBm | -15dBm | | IIP3 | 3.6dBm | -5dBm | -6dBm | | NF <sub>SSB</sub> | 8.3dB | 8.1dB | | | Power | 3.06mW | 2.7mW | 2.7mW | # Reference - [1] Abou-Allam, T. Manku, M. Ting, M.S Obrecht, "Impact of technology scaling on CMOS RF devices and circuits" Custom Integrated Circuits Conference, 2000. CICC, pp. 361–364, 2000. [2] Y. Tsividis, "Operation and Modeling of The MOS Transistor", 2nd ed. 1999 - [3] Chien-Hsiung Feng, F.Jonsson, M. Ismail, H. Olsson, "Analysis of nonlinearities in RF CMOS amplifiers", Electronics, Circuits and Systems, 1999, vol. 1, pp. 137-140, 1999 - [4] A. Li and J.S. Yuan, "Linearity analysis and design optimisation for 0.18um CMOS RF mixer" Circuits, Devices and Systems, IEE Proceedings, vol. 149, pp. 112-118 Apr. 2002 - [5] B. Razavi, "RF Microelectornics" Prentice- Hall, 1998 - [6] Thomas H. LEE, "The Design of CMOS Radio-Frequency Integrated Circuits", Cambridge University Press, 1988. - [7] M.T. Terrovitis, R.G Meyer, "Noise in current-commutating CMOS mixers", Solid-State Circuits, IEEE Journal, Vol.34, pp. 772 -783 June 1999 - [8] Jeffrey J. Ou, Xiaodong Jin, Chenming Hu, and Paul R. Gray "Submicron CMOS Thermal Noise Modeling from an RF Perspective" VLSI Technology, 1999. Digest of Technical Papers. 1999 Symposium on, pp.151-152, 1999