Hardware-Saving Realizations of Interpolators and Decimators Using Periodically Time-Varying Coefficients

  • Ratansanya, San (Department of Compueter Engineering, Faculty of Engineering, King Mongkut's Univ.) ;
  • Amornraksa, Thumrongrat (Department of Compueter Engineering, Faculty of Engineering, King Mongkut's Univ.) ;
  • Tipakorn, Bundit (Department of Compueter Engineering, Faculty of Engineering, King Mongkut's Univ.)
  • Published : 2002.07.01

Abstract

Realizations of multirate converters are proposed using periodically time-varying (PTV) structures. By exploiting the computational redundancy of the filtering operation in a multirate filter, it is possible to implement the filter with much less hardware. In the proposed implementations, several coefficients time-share in a periodic fashion the hardware of one multiply-and-add. Therefore, each multiply-and-add circuit performs different coefficient scalings at different time instants within a period. Compared to the direct form realization, the proposed realizations reduce the hardware of an interpolator and a decimator by a factor of approximately U and M, respectively, while retaining the same processing speed, where U and M are the upsampling and downsampling factors, respectively. The approach can be used to obtain realizations for sampling rate conversion by a rational factor of U/M, where U and M are relatively prime, in which case hardware reduction by a factor of approximately UM can be achieved.

Keywords