저전압 아날로그 4상한 멀티플라이어

A Low Voltage Analog Four-quadrant Multiplier

  • 김종민 (전북대학교 전자정보공학부) ;
  • 유영규 (전북대학교 전자정보공학부) ;
  • 이근호 (전북대학교 전자정보공학부) ;
  • 윤창훈 (우석대학교 정보통신공학부) ;
  • 김동용 (전북대학교 전자정보공학부)
  • 발행 : 2000.06.01

초록

In this paper, a low voltage CMOS analog four-quadrant multiplier using two V-I converters is presented. The proposed V-I converter is composed of the series composite transistor and the low voltage composite transistor. The designed analog four-quadrant multiplier has simulated by HSPICE using 0.25$\mu\textrm{m}$ n-well CMOS process parameters with a 2V supply voltage. Simulation results show that the power dissipation is 1.55㎿, the cutoff frequency is 489MHz, and the THD can be 0.26% at maximum differential input of 1V$\sub$p-p/.

키워드