64 Bit EISC Processor Design

64 Bit EISC 프로세서 설계

  • 임종윤 (아시아 디자인 PL1, 광운대학교 지능정보처리공학과) ;
  • 이근택 (아시아 디자인 PL1, 광운대학교 지능정보처리공학과)
  • Published : 2000.06.01

Abstract

The architecture of microprocessor for a embedded system should be one that can perform more tasks with fewer instruction codes. The machine codes that high-level language compiler produces are mainly composed of specific ones, and codes that have small size are more frequently used. Extended Instruction Set Architecture (EISC) was proposed for that reason. We have designed pipe-line system for 64 bit EISC microprocessor. function level simulator was made for verification of design and instruction set architecture was also verified by that simulator. The behavioral function of synthesized logic was verified by comparison with the results of cycle-based simulator.

Keywords