Design of a Block Data Flow Architecture for 2-D DWT/IDWT

2차원 DWT/IDWT의 블록 데이터 플로우 구조 설계

  • 정갑천 (전남대학교 전자공학과) ;
  • 강준우 (전남대학교 컴퓨터공학과)
  • Published : 1998.10.01

Abstract

This paper describes the design of a block data flow architecture(BDFA) which implements 2-D discrete wavelet transform(DWT)/inverse discrete wavelet transform(IDWT) for real time image processing applications. The BDFA uses 2-D product separable filters for DWT/IDWT. It consists of an input module, a processor array, and an output module. It use both data partitioning and algorithm partitioning to achieve high efficiency and high throughput. The 2-D DWT/IDWT algorithm for 256$\times$256 lenna image has been simulated using IDL(Interactive Data Language). The 2-D array structured BDFA for the 2-D filter has been modeled and simulated using VHDL.

Keywords