제어로봇시스템학회:학술대회논문집
- 1993.10a
- /
- Pages.1012-1017
- /
- 1993
A study on the architecture and instruction of a RISC processor for programmable logic controller
PLC용 RISC 프로세서의 구조와 명령어에 관한 연구
Abstract
In this paper, the instruction set and the architecture of a RISC processor for programmable logic controller is suggested. From the measurement of existing programs, the characteristics of ladder instructions are analyzed. The instruction set is defined so that the existing ladder program can be reused with simple translation. Because bit instructions controls the behavior of word instructions, the processor suits for high level language like SFC. Simulations show that the PLC with the suggested processor is twenty times faster than the PLC with the multi-purpose microprocessor.
Keywords