A High Efficiency Two-stage Inverter for Photovoltaic Grid-connected Generation Systems

Jiang Liu*, Shanmei Cheng†, and Anwen Shen*

*, †Key Laboratory of Education Ministry for Image Processing and Intelligent Control, School of Automation, Huazhong University of Science and Technology, Wuhan, China

Abstract

Conventional boost-full-bridge and boost-hybrid-bridge two-stage inverters are widely applied in order to adapt to the wide dc input voltage range of photovoltaic arrays. However, the efficiency of the conventional topology is not fully optimized because additional switching losses are generated in the voltage conversion so that the input voltage rises and then falls. Moreover, the electrolytic capacitors in a dc-link lead to a larger volume combined with increases in both weight and cost. This paper proposes a higher efficiency inverter with time-sharing synchronous modulation. The energy transmission paths, wheeling branches and switching losses for the high-frequency switches are optimized so that the overall efficiency is greatly improved. In this paper, a contrastive analysis of the component losses for the conventional and proposed inverter topologies is carried out in MATLAB. Finally, the high-efficiency under different switching frequencies and different input voltages is verified by a 3 kW prototype.

Key words: Overall efficiency, Photovoltaic array, Time-sharing synchronous modulation, Two-stage inverter

I. INTRODUCTION

According to REN21’s 2015 Annual Renewable Energy Report, photovoltaic (PV) energy has been widely exploited in distribution generation system (DGs) below 10 kilowatts [1]. In this situation, the grid-connected inverter has shown promise in unit power factor generation systems. In order to maximize energy resource utilization and conversion efficiency, a number of studies have been published [2]-[4].

Owing to their small system volume, low weight, low cost and high efficiency, various single stage transformerless topologies have been researched and developed, such as the full-bridge topology, hybrid-bridge topology, HERIC topology, H6 topology, H5 topology and so on [5]-[8]. In addition, the efficiency and reliability of inverter topologies have also been evaluated and analyzed [9], [10]. Although the peak efficiency of a single stage transformerless inverter can exceed 98%, it cannot be applied when the dc input voltage is below the peak value of the grid voltage.

In terms of the wide input voltage from a photovoltaic array (PVA), the boost-full-bridge (BFB) topologies are adopted to improve the dc voltage utilization [11]-[14]. The boost stage is adopted to adjust a variable input voltage to a stable dc-link voltage for the inverter stage, which is generally responsible for converting the dc-link energy to the ac side and connecting to a grid system. In BFB inverters, since the boost converter stage and inverter stage are controlled separately, the sequential PWM assignment of the two stages is asynchronous.

The boost-hybrid-bridge (BHB) topology was developed for the purpose of efficiency optimization [15]. The upper bridge arms use MOSFETs with high-frequency switching and the lower bridge arms use IGBTs with grid-frequency switching. This results in decreases of the switching losses.

However, the overall efficiency of this type of two-stage inverter can hardly reach 97% because additional switching losses are generated in the voltage conversion so that the input voltage rises and then falls. Moreover, the electrolytic capacitors in the dc-link lead to a large volume, a high weight and an increased cost [16].

In this paper, a novel higher efficiency two-stage inverter topology is proposed to accommodate the complexity and variety of PVAs. Moreover, a time-sharing synchronous modulation is designed to assign the PWM sequence to the boost converter and inverter synchronously. Depending on the
Fig. 1. Proposed high efficiency transformerless inverter topology.

absolute value of the grid voltage $|v_g|$ in relation to the input voltage value, the grid-connected inverter can work as a boost converter or buck converter in turn. Only one power switch at a time operates at a high frequency so that further improvement in the overall efficiency can be obtained.

This paper is organized as follows: Section II proposes a higher efficient grid-connected inverter and illustrates the operation principles in details. Section III analyzes the power loss of each component and makes comparisons between the conventional BHB inverter and the proposed two-stage inverter. Theoretical calculations and simulation verifications are implemented in MATLAB. Section IV presents measured waveforms of the key voltage and current. The experimental results from efficiency tests under different input voltages, load efficiency (Peak, CEC and EU) tests and switching frequencies are summarized and shown. Finally, some conclusions are presented in Section V.

II. ANALYSIS OF THE PROPOSED INVERTER

The proposed two-stage converter for single-phase PV grid-connected inverters is shown in Fig. 1. It consists of a boost converter in the first stage and a buck converter in the second stage. The photovoltaic array (PVA) and decoupling capacitors $C_{pv}$ are treated as an integral direct current source (DCS) that provides an input voltage for the converters. The energy from the DCS is transmitted for the unit power factor grid-connected generation system. In the proposed inverter topology, two independent units for the boost converter and buck converter are divided by the input voltage from the DCS. When the input voltage $v_{in}$ is below the absolute value of the grid voltage $v_g$, the inverter works as a boost converter. Contrarily, the inverter works as a buck converter. Additionally, the positive and negative half grid cycles are divided by the ac-side switch pairs $S3$ and $S4$. The diodes $D1$ and $D2$ provide unidirectional freewheeling current branches when the high frequency switch $S1$ or $S2$ is off. The filter inductors $Lf1$ and $Lf2$ are designed before the ac-side switch pairs $S3$ and $S4$, which shortens both the energy transfer path and the freewheeling path. Moreover, a bypass diode $D_{b1}$ is used to provide a direct current branch for the buck converter in the second-stage.

A. Steady State Analysis

An analysis of the two-stage converter is presented in this section. During one switching period $T_s$, the inductors work under the continuous conduction mode (CCM). The steady-state relation between the terminal output voltage $v_o$ and the input voltage $v_{in}$ can be expressed as:

$$v_o = \frac{1}{1 - d_{boost}} v_{in} \cdot d_{back}$$

(1)

Where $d_{back}$ is the duty cycle for the buck switches, and $d_{boost}$ is the duty cycle for the boost switch.

In the conventional two-stage converter, the asynchronous relation formula is divided by (2).

$$v_o = \frac{1}{1 - d_{boost}} \cdot v_{in}$$

(2)

Where $Const$ is the constant voltage in the dc-link.

The new steady-state voltage conversion characteristics are proposed and can be expressed by:

$$v_o = \frac{1}{1 - d_{boost}} \cdot v_{in}, v_{in} < |v_g|$$

$$v_o = v_{in} \cdot d_{back}, v_{in} > |v_g|$$

(3)
Depending on the absolute value of the grid voltage $|v_g|$ in relation to the input voltage value, the grid-connected inverter can work as a boost converter or a buck converter in turn. Rather than keeping a constant voltage on the dc-link capacitors, the waveform of the dc-link is partially sinusoidal. As a result, the capacitance of the capacitors are greatly reduced so that thin-film capacitors can be adopted.

In a grid cycle, the boost converter and buck converter work in the synchronous mode. Only one power switch is operated at a high frequency at any given time so that a higher overall efficiency can be obtained.

B. Operation Principles

The steady-state operation of the proposed two-stage converter includes six operation modes during the grid period $T_0$. The equivalent circuits and energy transfer paths in each operation mode are described in Fig.2. Table I presents the operational principle of the proposed topology.

**Fig. 2.** Operation states of the proposed topology (a) mode Ia, (b) mode Ib, (c) mode IIa, (d) mode IIb, (e) mode III, (f) mode IV.

**TABLE I**

| Relationship between $v_{in}$ and $|v_g|$ | Operation mode | Energy transfer path | Freewheeling devices |
|----------------------------------------|----------------|---------------------|---------------------|
| Positive half-cycle                    | Buck mode Ia, mode Ib, Boost mode III | $L_f1$, $S1$, $L_f2$, $D1$, $S4$ | $D_{b1}$, $S2$, $D_{b2}$, $S3$, $D2$ |
| $v_{in} > |v_g|$                           |                |                     |                     |
| $v_{in} \leq |v_g|$                          |                |                     |                     |

$D_{b1}$, $S1$, $L_f1$, $D_{b2}$, $S2$, $D_{b3}$, $S3$ and $S4$
When the input dc voltage $v_{in}$ is above the absolute value of the grid voltage $v_g$, the proposed inverter works as a buck converter. In the positive half-cycle of the grid voltage, shown in Fig. 2a and Fig. 2b, $S4$ is on, $S3$ is off and a sinusoidal output current $i_o$ is generated by the high frequency switch $S1$. Conversely, in the negative half-cycle, shown in Fig. 2c and Fig. 2d, $S3$ is on, $S4$ is off and the high frequency switch $S2$ is driven by a sinusoidal modulation wave. Furthermore, when the buck converter is operating, the boost switch $Sb$ is always in the power-off state. The energy from the DCS is transmitted directly to the buck converter through the bypass diode $D_{b1}$, which crosses over the boost inductor $L_b$ and the boost diode $D_b$. A reduction of the conduction losses and switching losses raises the conversion efficiency.

When $v_{in}$ is below the absolute value of the grid voltage, the boost converter modes are expressed equivalently in Fig. 2e and Fig. 2f. The switch $Sb$ works in the high frequency mode generating a sinusoidal output current. Meanwhile, the switches $S3$ and $S4$ of the inverter part operate at the grid frequency and the switches $S1$ and $S2$ alternatively perform a turn-on and a turn-off. The converter circuit works as a current source inverter (CSI), which is connected to the grid through a CLC filter. The traditional electrolytic capacitors of the dc-link are replaced by a thin-film capacitor $C_{dc}$, which leads to smaller size, lighter weight, longer lifetime and lower losses.

Fig. 3. Conventional BHB inverter and proposed two-stage inverter (a) conventional BHB topology, (b) proposed two-stage topology, (c) conventional asynchronous PWM modulation method, (d) proposed time-sharing synchronous PWM modulation method, (e) conventional separate dual loop controller, (f) proposed hybrid current controller.)
For a comparative analysis of the proposed inverter, this paper chooses a conventional high efficiency two-stage inverter with boost-hybrid-bridge (BHB) switches as the object of the comparative study. This is done because BHB inverters have a better efficiency than boost-full-bridge (BFB) inverters in switching losses. Fig.3 (a), (c) and (e) show the BHB inverter topology, PWM modulation and control diagram. In the PWM modulation, the boost PWM processing sequence for $S_b$ is used to boost the input voltage up to a constant dc-link voltage $v_{dc}$, which must be higher than the peak value of the grid voltage. Asynchronously, the PWM processing sequences for $S_1$ and $S_2$ transmit the energy to the grid.

To harmonize the relation between the two proposed stages, a time-sharing synchronous modulation is developed to demarcate the working boundary of the boost and buck converters upon the input voltage. The grid cycle $T_g$ is divided into the four time areas listed in Table I. As shown in Fig.3(d), in the time intervals $0-t_{b1}$ and $t_{b2}-T_g/2$, the switch $S_b$ is always in the off state, and the switches $S_1$ and $S_2$ operate in the buck mode with high-frequency switching. In the time interval $t_{b1}-t_{b2}$ or $t_{b2}, S_b$ works in the high frequency switching mode. Therefore, only one power switch works with high frequency switching at any given time. The time point of the intersection can be calculated as:

$$
\begin{align*}
    t_{b1} &= T_g \cdot \arcsin(v_{in}/V_{gm})/2\pi \\
    t_{b2} &= T_g/2 - T_g \cdot \arcsin(v_{in}/V_{gm})/2\pi \\
    t_{bs} &= T_g \cdot \arccos(v_{in}/V_{gm})/\pi
\end{align*}
$$

Fig.3 (e) and (f) show the conventional and the proposed control strategies, respectively. In the conventional controller, the dual loop consists of a voltage loop for keeping the dc-link voltage stable and a current loop for keeping the unit power factor grid-connected system running. In the proposed hybrid current controller, two parallel current loops are combined to control the output current.

Assuming that the losses of the circuit itself and the reactive losses of the fundamental wave are ignored, the active power conservation theorem is used to calculate the boost reference current $i_{fb}^*$, which is approximated as:

$$
i_{fb}^* \approx \frac{v_{in}^* \cdot i_{fb}}{v_{in}}
$$

The key symbols of the conventional and proposed control block diagrams are listed in Table II.

### C. Decoupling Capacitors Design

The output voltage ripple of the photovoltaic array (PVA) results in decreased energy utilization of the input dc side. In order to ensure voltage stability, especially in the process of maximum power point tracking (MPPT), decoupling capacitors for the input side are designed in the proposed topology.

In the output side, the grid voltage and output current can be represented by:

$$
\begin{align*}
    v_{g}(t) &= \sqrt{2} \cdot V_g \sin(\omega_g t) \\
    i_{g}(t) &= \frac{\sqrt{2}}{2} \cdot I_o \sin(\omega_o t)
\end{align*}
$$

Where $V_g$ and $I_o$ are the grid RMS volatge and the output RMS current, respectively. $\omega_o$ is the angular frequency of the grid voltage.

The output power can calculated as:

$$
p_o = v_{g}(t) \cdot i_{g}(t) = V_g^* I_o^* \cdot 2\sin^2(\omega_g t)
$$

Assuming that the PVA works at the maximum power point (MPP), the terminal voltage of the input capacitors can be described as $v_{in} = U_{MPP}$ and the output power can be described as $P_o = P_{MPP} = U_{MPP} \cdot I_{MPP}$. The current flowing into the converters can be derived by:

$$
i_{in}(t) = \frac{p_o(t)}{v_{in}(t)} = \frac{P_o \cdot 2\sin^2(\omega_o t)}{v_{in}(t)} = I_{MPP} \cdot 2\sin^2(\omega_o t)
$$

In the DCS, the current flowing into the input capacitors ($C_{py}$) is calculated as:

$$
i_{py}(t) = I_{MPP} - i_{in} = I_{MPP}(1 - 2\sin^2(\omega_o t))
$$

The actual voltage of $C_{py}$ can be expressed by:

$$
v_{in}(t) = U_{MPP} + \frac{1}{C_{py}} \int i_{py}(t) dt = U_{MPP} + \Delta u \cdot \sin(2\omega_o t)
$$

Where the fluctuation voltage is $\Delta u = P_{MPP}(2\omega_o * C_{py} * U_{MPP})$ in this case.

Simultaneously, the second order notch filter and the low-pass filter are designed to suppress the second order ripple voltage for the MPPT loop controller included in the proposed control strategy.

The input capacitors value related fluctuation voltage $\Delta u$ and MPP condition can be attained from:

$$
C_{py} = \frac{P_{MPP}}{2\omega_o U_{MPP} \cdot \Delta u}
$$

Where the fluctuation voltage $\Delta u$ is constrained by the parameters of the PVA.
\[ \Delta u = \frac{2(\eta_{PV}-1) \cdot P_{app}}{3 \alpha \cdot U_{app} + \beta} \]  

Where \( \eta_{PV} \) is the utilization of the PV modules; 
\[ \alpha = \frac{1}{2} \frac{d^2 U_{app}}{d I_{app}^2}, \quad \beta = \frac{d U_{app}}{d I_{app}} - 2 \alpha \cdot U_{app}, \] 
which rely on the array structure and the I-V characteristics [17]. The corresponding coefficients are shown in Appendix I.

### III. LOSSES AND EFFICIENCY COMPARATIVE ANALYSIS OF THE CONVENTIONAL AND PROPOSED INVERTERS

The overall inverter efficiency is generally determined by the component losses, which include the power semiconductor devices switching loss, conduction loss and auxiliary component loss. The differences between the conventional and proposed topologies with the different PWM modulation modes shown in Fig.3 lead to different efficiency situations. There are already a number of studies on the losses analysis of boost converters, buck converters or single stage grid-connected inverters [18]-[19]. However, there have been few studies on the integrated calculation and efficiency situations. There are already a number of studies on the losses analysis of boost converters, buck converters or single stage grid-connected inverters [18]-[19]. However, there have been few studies on the integrated calculation and analysis of the overall efficiency of two-stage inverters.

To evaluate the system losses of two-stage inverters, the following assumptions are made:
- The blocking and gate losses are not considered.
- The parasitic capacities and inductances are neglected.
- The loss analysis is based on the steady-state conditions.
- The theoretical efficiency estimation is considered under a stable input voltage with the rated power and switching frequency.

Fig.4 shows waveforms of the transient turn-off or turn-on state of the diode and MOSFET. The switching energy losses can be calculated using the product of the area of the switched load current and the area of the blocking voltage. During the calculation of the switching losses, the power devices are switched \( N_k \) times in one grid cycle \( T_0 \). The switches and diodes turn-on and turn-off average losses in \( T_0 \) can be derived as follows [20].

The turn-on loss of the switches and the turn-off loss of the diodes can be calculated as:
\[
P_{sw_{-on}} = \frac{1}{T_0} \sum_{k=1}^{N_k} \left[ \frac{V_{DS}(I_D(k) + I_{DRR}(k))(t_{on} + t_{rc}) + I_D(k) t_{on}}{2} + \frac{V_{DS} I_{DSR}(k) I_{on}}{3} \right] 
\]  
\[
P_{diode_{-off}} = \frac{1}{T_0} \sum_{k=1}^{N_k} \left[ \frac{V_{DS}(I_D(k) + I_{DRR}(k))(t_{on} + t_{rc})}{2} + \frac{(V_{DRR} - 2V_{f}) I_{DRR}(k) t_{on}}{6} \right] 
\]

Where \( V_{DS} \) is the blocking voltage across the switches; \( I_D(k) \) is the across current for the switching time \( k \); \( I_{DRR}(k) \) is the

![Fig. 4. The switching waveform of MOSFET and diode.](image)
In order to maximize the efficient performance, the key point of the power devices and auxiliary components should be taken into account as follows.

- Cool MOSFETs are selected as high-frequency switches to cut down the on-resistance.
- Faster recovery and lower on-resistance diodes are beneficial to reduce the reverse recovery and conduction losses.
- An amorphous core is a good choice for the filter inductor to decrease the ferromagnetic core losses.

The component information and partial circuit parameters for the theoretical efficiency evolution of the conventional and proposed inverters are listed in Table IV.

In the input side, the Sunmodule SW230 is chosen as the PV panel for the input sources with $V_{MP} = 29.8$ V, $I_{MP} = 7.72$ A, $P_{MP} = 230$ W and $\eta_{PV} = 98\%$. To evaluate the previously mentioned topologies, the considered power range is from 230 W to 3220 W, which corresponds to 14 SW230 cells in series. According to Appendix I and formulas (11) and (12), the value of the decoupling capacitors $C_{PV}$ can be obtained.

The calculation analysis has been implemented in MATLAB for verification. The rated power is 3 kW, the input DC voltage $V_{in}$ is set at 200 V, the switching frequency $f_s$ is 16 kHz and the ideal grid voltage $V_g$ is 220 V/50 Hz. The comparative losses distribution of the BHB inverter and proposed two-stage inverter are shown in Fig. 5.

Fig. 6 shows the losses distribution of devices under switching frequencies of 10, 16 and 20 kHz, respectively.

IV. EXPERIMENTAL TEST SETUP AND VERIFICATION STUDIES

A 3 kW experimental setup has been designed to test and verify the performance of the proposed two-stage inverter topology. Fig. 7 describes a block diagram of the complete inverter test system. A PVS1000 is the photovoltaic simulator which can set the I-V characteristics of the photovoltaic array.

Adding an EMI filter to the prototype improves the system’s common mode restraining. A PV-RLC225-10K is the simulated load which is configured to emulate various load conditions. A PVS7020 is the simulated AC source equipment which provides amplitude and frequency regulation on the simulated grid voltage. The hardware prototype is a digital controlled single-phase grid-connected inverter using a TMS320F2808 (Texas Instruments) DSP as the current controller and PWM modulation implementation. All of the key parameters and specifications of the experimental platform are listed in Table V. The hybrid current PI-type compensators for the proposed prototype consist of a buck current regulator adjusted by the proportional coefficient $K_{p1}$ and integral coefficient $T_{i1}$ while a boost current regulator adjusted by $K_{p2}$ and $T_{i2}$.

To compare the results, all of the tests are verified on a conventional BHB inverter and conventional separate dual PI-type compensators that consists of a voltage regulator adjusted by $K_{p3}$ and $T_{i3}$ and a current regulator adjusted by $K_{p4}$ and $T_{i4}$. The control parameters are presented in Table V.

The conventional and proposed experimental gating signals
for the IGBTs and MOSFETs are shown in Fig. 8 (a) and (b), respectively. The gating signal of \( S_b \) synchronizes with \( S_1 \) and \( S_2 \) in the proposed prototype. In addition, the boundary of the buck mode and boost mode is divided by \( V_m \), while the asynchronous PWMs work in the conventional prototype. Apparently, the total switching time in the proposed inverter is half of that in the conventional inverter resulting in an improvement in efficiency.

The measured waveforms of the dc-link voltage \( V_{dc} \), the output voltage \( V_{ab} \) between point \( a \) and point \( b \), the boost inductor current \( i_{Lb} \) and the output filter inductor current \( i_{Lf} \) superposed by \( i_{Lf1} \) and \( i_{Lf2} \) in two of the methods are shown in Fig. 9 (a) and (b), respectively. It can be seen that the dc-link voltage in the conventional method is stable at 380V, and that the proposed dc-link voltage is a partial sinusoidal wave with a lower peak value. Therefore, a smaller capacitance of the capacitor \( C_{dc} \) is adopted. The measured waveforms of the boost inductor current show that the proposed method cuts
TABLE V
EXPERIMENTAL PLATFORM’S PARAMETERS

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Inverters Parameters</strong></td>
<td></td>
</tr>
<tr>
<td>Switching frequency</td>
<td>10, 16 and 20 kHz</td>
</tr>
<tr>
<td>Input voltage</td>
<td>150 V−500 V</td>
</tr>
<tr>
<td>Boost inductor ( L_b )</td>
<td>1.2 mH</td>
</tr>
<tr>
<td>Output filter inductors ( L_{f1} = L_{f2} )</td>
<td>1.2 mH</td>
</tr>
<tr>
<td>Output filter capacitor ( C_f )</td>
<td>4.5 ( \mu )F</td>
</tr>
<tr>
<td>Rated active power ( P_n )</td>
<td>3 kW</td>
</tr>
<tr>
<td><strong>Grid Parameters</strong></td>
<td></td>
</tr>
<tr>
<td>Rated frequency</td>
<td>50 Hz</td>
</tr>
<tr>
<td>Grid equivalent inductor</td>
<td>0.305 6mH</td>
</tr>
<tr>
<td>Grid equivalent resistance</td>
<td>0.012 ( \Omega )</td>
</tr>
<tr>
<td><strong>Load Parameters</strong></td>
<td></td>
</tr>
<tr>
<td>Load resistance</td>
<td>16.304 ( \Omega )</td>
</tr>
<tr>
<td>Load inductor</td>
<td>0.02075 mH</td>
</tr>
<tr>
<td>Load capacitor</td>
<td>488 ( \mu )F</td>
</tr>
<tr>
<td><strong>Control parameters for inverter</strong></td>
<td></td>
</tr>
<tr>
<td>Conventional controller ( C_{dc} )</td>
<td>0.05, ( T_{d} = 750 )</td>
</tr>
<tr>
<td>Proposed controller ( C_{Lb} )</td>
<td>0.05, ( T_{d} = 250 )</td>
</tr>
<tr>
<td>( K_{p1} ), ( T_{d1} )</td>
<td>1.25, 200</td>
</tr>
<tr>
<td>( K_{p2} ), ( T_{d2} )</td>
<td>1.35, 200</td>
</tr>
</tbody>
</table>

...down the times of the pulsating current. In addition, the current though the boost inductor is reduced because of the bypass diode \( D_b \). Therefore, the losses in \( L_b \) can be decreased a lot.

However, issues occur on the transition between the boost and buck modes in every grid period. Compared with the conventional BHB inverter, the division of the boundary upon the input voltage results in an unsmoothed current waveform.

Fig. 10 shows the measured waveforms and harmonics spectrums of the output current \( i_o \) in the two inverters. Burrs and oscillations occur when switching the operation mode from the buck to boost mode or vice versa. Compared with the smooth waveform of the conventional BHB inverter, the proposed highly efficient two-stage inverter has a higher harmonic of the output current and the THD is up to 3.82%. Therefore, a new current control algorithm applied to the proposed topology and time-sharing synchronous PWM modulation are required.

Fig. 11 shows the measured efficiencies of the conventional and proposed topologies with different input voltages from the PVA after multiple tests. Comparatively, from the different colored areas of the efficiencies of the two methods, significant differences in the ranges are observed between

![Fig. 8. Comparison of switching gating signals for S1, S2 and Sb (a) switching gating signals in the conventional method, (b) switching gating signals in the proposed method).](image)

![Fig. 9. Measured waveforms of two methods when \( v_{in}=200V, f_s=16 \text{ kHz and } P_r=3.05 \text{ kW} \) (a) the conventional method: \( v_{dc} \) and \( v_{ab} \) (10V/div, +380V for offset voltage), \( i_{Lb} \) and \( i_{Lf} \) (1A/div, -40A for offset current), (b) the proposed method: \( v_{dc} \) and \( v_{ab} \) (10V/div, +300V for offset voltage), \( i_{Lb} \) and \( i_{Lf} \) (1A/div, -40A for offset current)).](image)
A High Efficiency Two-stage …

0.5% and 2.4% under the same switching frequency.

When the input voltage is around 380 V, the proposed method can obtain its highest efficiency (97.8%) under a full power load. From the results shown in Fig. 11, it can be seen that the proposed inverter is suitable for the wide input voltage of PVAs in terms of efficiency.

To evaluate the inverter performance across the entire range of output power loads, the California Energy Commission (CEC) or European Union (EU) efficiencies with weights for the output power are defined as:

\[
\eta_{\text{CEC}} = 0.04\eta_{10\%} + 0.05\eta_{20\%} + 0.12\eta_{30\%} + 0.21\eta_{50\%} + 0.53\eta_{75\%} + 0.05\eta_{100\%}
\]

\[
\eta_{\text{EU}} = 0.03\eta_{5\%} + 0.06\eta_{10\%} + 0.13\eta_{30\%} + 0.10\eta_{50\%} + 0.48\eta_{75\%} + 0.20\eta_{100\%}
\]

Where \( \eta_{xx\%} \) is the efficiency when the inverter operates at \( xx\% \) percent of the rated power. The efficiency calculations with weight coefficients and power levels are considered for the integrated efficiency of PV inverters, which can reveal
better in-service conditions over the course of a whole day.

The results of the peak, CEC and European efficiencies for the conventional and proposed experimental setups are presented Table VI. Moreover, comparisons between each of the systems are shown for \( f_s = 10 \text{ kHz}, 16 \text{ kHz} \) and \( 20 \text{ kHz} \), respectively. As stated previously, for the theoretical losses distribution, higher efficiencies are obtained for a lower switching frequency with the two topologies.

In practice, a lower switching frequency means a larger filter inductor in these topologies. To synthesize the situation distribution, higher efficiencies are obtained for a lower switching frequency with the two topologies.

In practice, a lower switching frequency means a larger filter inductor in these topologies. To synthesize the situation distribution, higher efficiencies are obtained for a lower switching frequency with the two topologies.

V. CONCLUSIONS

The efficiency of the proposed two-stage grid-connected inverter with time-sharing synchronous modulation is analysed and compared with a conventional boost-hybrid-bridge inverter. The innovative points of the proposed inverter are summarized as follows:

- The filter inductors \( L_{f1} \) and \( L_{f2} \) and diodes \( D1 \) and \( D2 \) are designed before the ac-side switch pairs \( S3 \) and \( S4 \), which shortens the energy transfer path and the freewheeling path and optimizes the power losses. In addition, the proposed inverter topology avoids shoot-through to enhance the reliability.

- PV energy can be transmitted directly to the second-stage through bypassing the diode \( D_{b1} \) when proposed topology works in the buck mode. Therefore, the conventional switching losses on \( Sb \) and the conduction losses on \( L_b \) and \( D_b \) do not exist, which raises the conversion efficiency.

- Rather than keeping a constant voltage on the dc-link capacitors in the conventional topology, the waveform is partially sinusoidal in the proposed boost converter. As a result, the capacitance of the capacitor \( C_{dc} \) is reduced so that thin-film capacitors can be adopted, which improves the size, weight, lifetime and losses of the proposed inverter.

- Only one grid cycle of the switching losses are produced in the time-sharing synchronous PWM modulation so that a higher overall efficiency can be obtained.

Comparative experimental results obtained from two inverters verify the effectiveness and practicality of the proposed topology. To prevent the burrs and oscillations between the buck mode and boost mode, a new current control algorithm is applied to the proposed topology and time-sharing synchronous PWM modulation will be introduced in a future paper.

APPENDIX

The Corresponding Coefficients of a Photovoltaic Array

At the maximum power point (MPP), the relation between the output current and voltage from the PV modules can be expressed as:

\[
i_{pv} (t) = I_{mp} - I_s \cdot (e^{a \cdot I_{mp} \cdot N} - 1)
\]

where \( N \) is the number of serial PV cells for one module; \( P_{mp}, U_{mp}, I_s \) and \( T_{cell} \) refer to the photovoltaic component references; and \( k \) is the Boltzmann constant.

The two-rank Tailor multinomial is taken to \( i_{pv} \):

\[
i_{pv} (t) = a + b(U_{mp} - U_{pv}) + c(U_{mp} - U_{pv})^3
\]

\[
= \frac{1}{2} c \cdot U_{pv}^2 + (b - 2 \times \frac{c}{2} U_{mp})U_{pv} + (a - bU_{mp} + \frac{c}{2} U_{mp}^2)
\]

Where:

\[
c = \frac{1}{2} c \cdot U_{mp}^2 = \frac{d^2 I_{mp}}{dU_{mp}^2} \Rightarrow a = \frac{1}{2} \cdot \frac{d^2 I_{mp}}{dU_{mp}^2}
\]

\[
b = \frac{dI_{mp}}{dU_{mp}} \Rightarrow \beta = b - c \cdot \frac{dI_{mp}}{dU_{mp}} - 2a \cdot U_{mp}
\]

\[
a = \frac{dI_{mp}}{dU_{mp}} = I_{mp}
\]

\[
\Rightarrow \gamma = a - bU_{mp} + \frac{c}{2} U_{mp}^2 = I_{mp} - \frac{dI_{mp}}{dU_{mp}}U_{mp} + \alpha \cdot U_{mp}^2
\]

REFERENCES


Jiang Liu was born in Hubei, China, in 1987. He received his M.S. degree from the School of Automation of the Wuhan University of Technology, Wuhan, China, in 2010. He is presently working towards his Ph.D. degree in Control Theory and Control Engineering from the Huazhong University of Science and Technology, Wuhan, China. His current research interests include power electronic converters, adjustable speed drives, the application of power electronics in renewable energy systems and electrified railway systems, reactive power control, harmonics, and power quality compensation systems.

Shanmei Cheng received his B.S. degree in Power Electronics, and his M.S. and Ph.D. degrees in Control Theory and Control Engineering from the Huazhong University of Science and Technology, Wuhan, China, in 1988, 1991 and 2002, respectively. He is presently working as a Professor in the School of Automation, Huazhong University of Science and Technology (HUST), Wuhan, China, where he is engaged in teaching and research in the field of power electronics and motion control. From 2006 to 2007, he was with the Department of Electrical and Computer Engineering, University of Toronto, Toronto, ON, Canada, as a Visiting Professor. He has published more than 100 technical papers and authored two books. His current research interests include adjustable speed drives, active power filters, multilevel power converters, high power DC/DC converters, control theory, and DSP and microcontroller applications.

Anwen Shen received his B.S. and M.S. degrees from Zhejiang University, Zhejiang, China, in 1991 and 1994, respectively; and his Ph.D. degree in Electric Drives and Automation from the Department of Control Science and Engineering, Huazhong University of Science and Technology (HUST), Wuhan, China, in 1997. He is presently working as a Professor in the School of Automation, HUST. His current research interests include power electronics, electrical drives and intelligent control.